

# PIC16F8XX

## **EEPROM Memory Programming Specification**

## This document includes the programming specifications for the following devices:

- PIC16F870 PIC16F874
- PIC16F871 PIC16F876
- PIC16F872 PIC16F877
- PIC16F873

## 1.0 PROGRAMMING THE PIC16F8XX

The PIC16F8XX is programmed using a serial method. The serial mode will allow the PIC16F8XX to be programmed while in the users system. This allows for increased design flexibility. This programming specification applies to PIC16F8XX devices in all packages.

PIC16F8XX devices may be programmed using a single +5 volt supply (low voltage programming mode).

### 1.1 Hardware Requirements

The PIC16F8XX requires one programmable power supply for VDD (4.5V to 5.5V) and a VPP of 12V to 14V or VPP of (4.5V to 5.5V) when using low voltage In-Curcuit Serial Programming<sup>TM</sup> (ICSP<sup>TM</sup>). Both supplies should have a minimum resolution of 0.25V.

### 1.2 Programming Mode

The programming mode for the PIC16F8XX allows programming of user program memory, data memory, special locations used for ID, and the configuration word.

#### Pin Diagram PDIP, SOIC 28 MCLR/VPP RB7 RB6 RA0/AN0 27 🗌 26 🗌 2 PIC16F876/873/872/870 🔶 RB5 RA1/AN1 3 RA2/AN2/VREF 4 25 24 → RB3 RA3/AN3/VREF 5 23 RB2 6 🔸 RB1 22 RA5/AN4/SS 7 8 21 RB0/INT Vss 20 -VDD OSC1/CLKIN 9 Vss OSC2/CLKOUT 10 19 RC7/RX/DT RC0/T1OSO/T1CKI 11 18 RC1/T1OSI/CCP2 ↔ C RC2/CCP1 ↔ C 17 16 RC6/TX/CK 12 ← RC5/SDO 13 15 RC4/SDI/SDA RC3/SCK/SCL 14 MCL R/VPP 40 🗖 🗲 RB7 RA0/AN0 RB6 Г 2 39 RA1/AN1 🔫 38 🗆 🔫 RB5 3 RA2/AN2/VREE 37 RB4 RA3/AN3/VREF RB3 5 36 RA4/T0CKI -6 35 RB2 RA5/AN4/SS 🗲 Π7 RB1 34 ╹ RE0/RD/AN5 8 33 RB0/INT IC16F877/874/871 RE1/WR/AN6 ←→ 9 VDD 32 RE2/CS/AN7 10 31 Vss VDD -L 11 30 🗖 🚽 RD7/PSP7 Vss \_ 12 29 🗖 🔫 RD6/PSP6 OSC1/CLKIN --> 🗌 13 28 RD5/PSP5 OSC2/CLKOUT 🔫 RD4/PSP4 14 27 RC0/T1OSO/T1CKI 🛥 L 15 26 RC7/RX/DT RC1/T1OSI/CCP2 🛶 RC6/TX/CK ► 16 25 🗖 🗲 RC2/CCP1 🗲 RC5/SDO Г 17 24 RC3/SCK/SCL -RC4/SDI/SDA 18 23 RD0/PSP0 -L 19 RD3/PSP3 22 RD1/PSP1 🛥 -> 🗖 20 21 RD2/PSP2

## PIN DESCRIPTIONS (DURING PROGRAMMING): PIC16F8XX

| Pin Name | During Programming |          |                                                                     |  |  |  |  |  |
|----------|--------------------|----------|---------------------------------------------------------------------|--|--|--|--|--|
| Pin Name | Function           | Pin Type | Pin Description                                                     |  |  |  |  |  |
| RB3      | PGM                | I        | Low voltage ICSP programming input if<br>configuration bit equals 1 |  |  |  |  |  |
| RB6      | CLOCK              | I        | Clock input                                                         |  |  |  |  |  |
| RB7      | DATA               | I/O      | Data input/output                                                   |  |  |  |  |  |
| MCLR     | VTEST MODE         | P*       | Program Mode Select                                                 |  |  |  |  |  |
| Vdd      | Vdd                | Р        | Power Supply                                                        |  |  |  |  |  |
| Vss      | Vss                | Р        | Ground                                                              |  |  |  |  |  |

Legend: I = Input, O = Output, P = Power

\*In the PIC16F8XX, the programming high voltage is internally generated. To activate the programming mode, high voltage needs to be applied to MCLR input. Since the MCLR is used for a level source, this means that MCLR does not draw any significant current.

In-circuit Serial Programming (ICSP) is a trademark of Microchip Technology Inc.

## 2.0 PROGRAM MODE ENTRY

## 2.1 User Program Memory Map

The user memory space extends from 0x0000 to 0x1FFF (8K). In programming mode the program memory space extends from 0x0000 to 0x3FFF, with the first half (0x0000-0x1FFF) being user program memory and the second half (0x2000-0x3FFF) being configuration memory. The PC will increment from 0x0000 to 0x1FFF and wrap to 0x000, 0x2000 to 0x3FFF and wrap around to 0x2000 (not to 0x0000). Once in configuration memory, the highest bit of the PC stays a '1', thus always pointing to the configuration memory. The only way to point to user program memory is to reset the part and reenter program/verify mode as described in Section 2.3.

In the configuration memory space, 0x2000-0x200F are physically implemented. However, only locations 0x2000 through 0x2007 are available. Other locations are reserved. Locations beyond 0x200F will physically access user memory. (See Figure 2-1).

## 2.2 ID Locations

A user may store identification information (ID) in four ID locations. The ID locations are mapped in [0x2000 : 0x2003]. It is recommended that the user use only the four least significant bits of each ID location. In some devices, the ID locations read-out in an unscrambled fashion after code protection is enabled. For these devices, it is recommended that ID location is written as "11 1111 1000 bbbb" where 'bbbb' is ID information.

In other devices, the ID locations read out normally, even after code protection. To understand how the devices behave, refer to Table 4-1.

To understand the scrambling mechanism after code protection, refer to Section 4.0.



FIGURE 2-1: PROGRAM MEMORY MAPPING

## 2.3 Program/Verify Mode

The program/verify mode is entered by holding pins RB6 and RB7 low while raising MCLR pin from VIL to VIHH (high voltage). In this mode, the state of the RB3 pin does not effect programming. Low-voltage ICSP programming mode is entered by applying VDD to MCLR and raising RB3 from VIL to VDD. Once in this mode the user program memory and the configuration memory can be accessed and programmed in serial fashion. The mode of operation is serial, and the memory that is accessed is the user program memory. RB6 and RB7 are Schmitt Trigger Inputs in this mode.

| Note: | The OSC must not have 72 osc clocks      |
|-------|------------------------------------------|
|       | while the device MCLR is between VIL and |
|       | Vінн.                                    |

The sequence that enters the device into the programming/verify mode places all other logic into the reset state (the  $\overline{\text{MCLR}}$  pin was initially at VIL). This means that all I/O are in the reset state (High impedance inputs).

The normal sequence for programming is to use the load data command to set a value to be written at the selected address. Issue the begin programming command followed by read data command to verify, and then increment the address.

A device reset will clear the PC and set the address to 0. The "increment address" command will increment the PC. The "load configuration" command will se the PC to 0x2000. The available commands are shown in Table 2-1.

## 2.3.1 LOW-VOLTAGE ICSP PROGRAMMING MODE

When LVP bit is set to '1', the low-voltage ICSP programming entry is enabled. Since the LVP configuration bit allows low voltage ICSP programming entry in its erased state, an erased device will have the LVP bit enabled at the factory. While LVP is '1', RB3 is dedicated to low voltage ICSP programming. Bring MCLR to VDD and then RB3 to VDD to enter programming mode. All other specifications for high-voltage ICSP<sup>TM</sup> apply.

To disable low voltage ICSP mode, the LVP bit must be programmed to '0'. This must be done while entered with high voltage entry mode (LVP bit= 1). RB3 is now a general purpose I/O pin.

### 2.3.2 SERIAL PROGRAM/VERIFY OPERATION

The RB6 pin is used as a clock input pin, and the RB7 pin is used for entering command bits and data input/ output during serial operation. To input a command, the clock pin (RB6) is cycled six times. Each command bit is latched on the falling edge of the clock with the least significant bit (LSB) of the command being input first. The data on pin RB7 is required to have a minimum setup and hold time (see AC/DC specifications) with respect to the falling edge of the clock. Commands that have data associated with them (read and load) are specified to have a minimum delay of 1 µs between the command and the data. After this delay, the clock pin is cycled 16 times with the first cycle being a start bit and the last cycle being a stop bit. Data is also input and output LSB first.

Therefore, during a read operation the LSB will be transmitted onto pin RB7 on the rising edge of the second cycle, and during a load operation the LSB will be latched on the falling edge of the second cycle. A minimum 1 $\mu$ s delay is also specified between consecutive commands.

All commands are transmitted LSB first. Data words are also transmitted LSB first. The data is transmitted on the rising edge and latched on the falling edge of the clock. To allow for decoding of commands and reversal of data pin configuration, a time separation of at least 1  $\mu$ s is required between a command and a data word (or another command).

The commands that are available are:

### 2.3.2.1 LOAD CONFIGURATION

After receiving this command, the program counter (PC) will be set to 0x2000. By then applying 16 cycles to the clock pin, the chip will load 14-bits in a "data word," as described above, to be programmed into the configuration memory. A description of the memory mapping schemes of the program memory for normal operation and configuration mode operation is shown in Figure 2-1. After the configuration memory is entered, the only way to get back to the user program memory is to exit the program/verify test mode by taking MCLR low (VIL).

#### 2.3.2.2 LOAD DATA FOR PROGRAM MEMORY

After receiving this command, the chip will load in a 14-bit "data word" when 16 cycles are applied, as described previously. A timing diagram for the load data command is shown in Figure 5-1.

| Command                       |   | Мар | Data |   |   |   |                 |
|-------------------------------|---|-----|------|---|---|---|-----------------|
| Load Configuration            | Х | Х   | 0    | 0 | 0 | 0 | 0, data (14), 0 |
| Load Data for Program Memory  | Х | Х   | 0    | 0 | 1 | 0 | 0, data (14), 0 |
| Read Data from Program Memory | Х | Х   | 0    | 1 | 0 | 0 | 0, data (14), 0 |
| Increment Address             | Х | Х   | 0    | 1 | 1 | 0 |                 |
| Begin Erase Programming Cycle | 0 | 0   | 1    | 0 | 0 | 0 |                 |
| Begin Programming Only Cycle  | 0 | 1   | 1    | 0 | 0 | 0 |                 |
| Load Data for Data Memory     | Х | Х   | 0    | 0 | 1 | 1 | 0, data (14), 0 |
| Read Data from Data Memory    | Х | Х   | 0    | 1 | 0 | 1 | 0, data (14), 0 |
| Bulk Erase Program Memory     | Х | Х   | 1    | 0 | 0 | 1 |                 |
| Bulk Erase Data Memory        | Х | Х   | 1    | 0 | 1 | 1 |                 |

## TABLE 2-1: COMMAND MAPPING FOR PIC16F84A/PIC16F877









### 2.3.2.3 LOAD DATA FOR DATA MEMORY

After receiving this command, the chip will load in a 14bit "data word" when 16 cycles are applied. However, the data memory is only 8-bits wide, and thus only the first 8-bits of data after the start bit will be programmed into the data memory. It is still necessary to cycle the clock the full 16 cycles in order to allow the internal circuitry to reset properly. The data memory contains 64 words. Only the lower 8-bits of the PC are decoded by the data memory, and therefore if the PC is greater than 0x3F, it will wrap around and address a location within the physically implemented memory. If the device is code protected, the data is read as all zeros.

## 2.3.2.4 READ DATA FROM PROGRAM MEMORY

After receiving this command, the chip will transmit data bits out of the program memory (user or configuration) currently accessed starting with the second rising edge of the clock input. The RB7 pin will go into output mode on the second rising clock edge, and it will revert back to input mode (hi-impedance) after the 16th rising edge. A timing diagram of this command is shown in Figure 5-2.

#### 2.3.2.5 READ DATA FROM DATA MEMORY

After receiving this command, the chip will transmit data bits out of the data memory starting with the second rising edge of the clock input. The RB7 pin will go into output mode on the second rising edge, and it will revert back to input mode (hi-impedance) after the 16th rising edge. As previously stated, the data memory is 8bits wide, and therefore, only the first 8-bits that are output are actual data.

#### 2.3.2.6 INCREMENT ADDRESS

The PC is incremented when this command is received. A timing diagram of this command is shown in Figure 5-3.

#### 2.3.2.7 BEGIN ERASE/PROGRAM CYCLE

A load command must be given before every begin programming command. Programming of the appropriate memory (test program memory, user program memory or data memory) will begin after this command is received and decoded. An internal timing mechanism executes an erase before write. The user must allow for both erase and programming cycle times for programming to complete. No "end programming" command is required.

#### 2.3.2.8 BEGIN PROGRAMMING

A load command must be given before every begin programming command. Programming of the appropriate memory (test program memory, user program memory or data memory) will begin after this command is received and decoded. An internal timing mechanism executes a write. The user must allow for program cycle time for programming to complete. No "end programming" command is required.

This command is similar to the ERASE/PROGRAM CYCLE command, except that a word erase is not done. It is recommended that a bulk erase be performed before starting a series of programming only cycles.

## 2.3.2.9 BULK ERASE PROGRAM MEMORY

After this command is performed, the next program command will erase the entire program memory.

To perform a bulk erase of the program memory, the following sequence must be performed.

- 1. Do a "Load Data All 1's" command.
- 2. Do a "Bulk Erase Program Memory" command.
- 3. Do a "Begin Programming" command.
- 4. Wait 10 ms to complete bulk erase.

If the address is pointing to the test program memory (0x2000 - 0x200F), then both the user memory and the test memory will be erased. The configuration word will not be erased, even if the address is pointing to location 0x2007.

| Note: | If the device is code-protected, the BULK |
|-------|-------------------------------------------|
|       | ERASE command will not work.              |

#### 2.3.2.10 BULK ERASE DATA MEMORY

To perform a bulk erase of the data memory, the following sequence must be performed.

- 1. Do a "Load Data All 1's" command.
- 2. Do a "Bulk Erase Data Memory" command.
- 3. Do a "Begin Programming" command.
- 4. Wait 10 ms to complete bulk erase.

Note: All BULK ERASE operations must take place at 4.5 to 5.5 VDD range.

### 2.4 <u>Programming Algorithm Requires</u> Variable VDD

The PIC16F8XX uses an intelligent algorithm. The algorithm calls for program verification at VDDmin. as well as VDDmax. Verification at VDDmin. guarantees good "erase margin". Verification at VDDmax guarantees good "program margin".

The actual programming must be done with VDD in the VDDP range (See Table 5-1).

VDDP = Vcc range required during programming.

VDDmin. = minimum operating VDD spec for the part.

VDDmax.= maximum operating VDD spec for the part.

Programmers must verify the PIC16F8XX at its specified VDD max. and VDDmin levels. Since Microchip may introduce future versions of the PIC16F8XX with a broader VDD range, it is best that these levels are user selectable (defaults are ok).

| Note: | Any programmer not meeting these           | • |
|-------|--------------------------------------------|---|
|       | requirements may only be classified as     | ; |
|       | "prototype" or "development" programmer    |   |
|       | but not a "production" quality programmer. |   |

## 3.0 CONFIGURATION WORD

The PIC16F8XX has several configuration bits. These bits can be set (reads '0') or left unchanged (reads '1') to select various device configurations.

## 3.1 Device ID Word

The device ID word for the PIC16F8XX is located at 2006h.

## TABLE 3-1: DEVICE ID VALUE

| Device    | Device ID Value |        |  |  |  |  |
|-----------|-----------------|--------|--|--|--|--|
| Device    | Dev             | Rev    |  |  |  |  |
| PIC16F870 | 00 1101 000     | x xxxx |  |  |  |  |
| PIC16F871 | 00 1101 001     | x xxxx |  |  |  |  |
| PIC16F872 | 00 1000 111     | x xxxx |  |  |  |  |
| PIC16F873 | 00 1001 011     | x xxxx |  |  |  |  |
| PIC16F874 | 00 1001 001     | x xxxx |  |  |  |  |
| PIC16F876 | 00 1001 111     | x xxxx |  |  |  |  |
| PIC16F877 | 00 1001 101     | x xxxx |  |  |  |  |

## FIGURE 3-1: CONFIGURATION WORD FOR PIC16F873/874/876/877

| CP1 (     | CP0 RESV                      | -                    | WRT      | CPD      | LVP      | BODEN     | CP1     | CP0     | PWRTE    | WDTE    | F0SC1 F   | OSC0     | Register:      | CONFIG |
|-----------|-------------------------------|----------------------|----------|----------|----------|-----------|---------|---------|----------|---------|-----------|----------|----------------|--------|
| bit13     |                               |                      |          |          |          |           |         |         |          |         |           | bit0     | Address        | 2007h  |
| bit 13-12 |                               |                      |          |          |          |           |         |         |          |         |           |          |                |        |
| bit 11:   | Reserved                      |                      |          |          |          | -         |         | (2)     |          |         |           |          |                |        |
| bit 5-4:  | CP1:CP0:<br>4K Devic          |                      | Progran  | n Memo   | ory Co   | de Protec | tion bi | ts (2)  |          |         |           |          |                |        |
|           |                               | Code pr              | otection | off      |          |           |         |         |          |         |           |          |                |        |
|           |                               | not supp             |          | 1 011    |          |           |         |         |          |         |           |          |                |        |
|           |                               | ot supp              |          |          |          |           |         |         |          |         |           |          |                |        |
|           | 00 = 0                        | 0000h to             | 0FFFh    | n code j | orotect  | ed        |         |         |          |         |           |          |                |        |
|           | 8K Devi                       | ces:                 |          |          |          |           |         |         |          |         |           |          |                |        |
|           |                               | Code p               |          |          |          |           |         |         |          |         |           |          |                |        |
|           |                               | F00h to              |          |          | •        |           |         |         |          |         |           |          |                |        |
|           |                               | 1000h tơ<br>0000h tơ |          |          |          |           |         |         |          |         |           |          |                |        |
| bit 11:   | Reserved                      |                      |          |          |          |           |         |         |          |         |           |          |                |        |
| bit 10:   | Unimplen                      |                      |          |          | oporat   |           |         |         |          |         |           |          |                |        |
| bit 9:    | WRT: Flas                     | sh Prog              | ram Me   | mory V   | Vrite E  | nable     |         |         |          |         |           |          |                |        |
|           | 1 = Unpro                     |                      | -        |          |          |           |         |         |          |         |           |          |                |        |
| L'1 0     | 0 = Unpro                     |                      | -        |          |          |           | vritten | to by E | ECON c   | ontrol  |           |          |                |        |
| bit 8:    | <b>CPD</b> : Data<br>1 = Code |                      |          | Jode Pl  | rotectio | n         |         |         |          |         |           |          |                |        |
|           | 0 = Data E                    |                      |          | de prote | ected    |           |         |         |          |         |           |          |                |        |
| bit 7:    | LVP: Low                      |                      |          |          |          | a hit     |         |         |          |         |           |          |                |        |
| Dit 7.    | 1 = RB3/P                     | •                    |          | •        |          |           | e proa  | rammir  | na enabl | ed      |           |          |                |        |
|           | 0 = RB3 is                    | •                    |          |          |          | -         |         |         | -        | 04      |           |          |                |        |
| bit 6:    | BODEN: E                      | -<br>Brown-c         | ut Res   | et Enab  | le bit ( | 1)        |         | •       | -        |         |           |          |                |        |
| 5.1 0.    | 1 = BOR e                     |                      |          |          |          |           |         |         |          |         |           |          |                |        |
|           | 0 = BOR c                     | disabled             |          |          |          |           |         |         |          |         |           |          |                |        |
| bit 3:    | PWRTE: F                      | Power-u              | p Time   | r Enabl  | e bit (1 | )         |         |         |          |         |           |          |                |        |
|           | 1 = PWRT                      | disable              | ed       |          |          |           |         |         |          |         |           |          |                |        |
|           | 0 = PWRT                      | enable               | d        |          |          |           |         |         |          |         |           |          |                |        |
| bit 2:    | WDTE: W                       | atchdog              | , Timer  | Enable   | bit      |           |         |         |          |         |           |          |                |        |
|           | 1 = WDT e                     |                      |          |          |          |           |         |         |          |         |           |          |                |        |
|           | 0 = WDT o                     | disabled             | 1        |          |          |           |         |         |          |         |           |          |                |        |
| bit 1-0:  |                               |                      |          | or Sele  | ction b  | its       |         |         |          |         |           |          |                |        |
|           | 11 = RC o                     |                      |          |          |          |           |         |         |          |         |           |          |                |        |
|           | 10 = HS o<br>01 = XT o        |                      |          |          |          |           |         |         |          |         |           |          |                |        |
|           | 01 = AT 0                     |                      |          |          |          |           |         |         |          |         |           |          |                |        |
|           |                               |                      |          |          |          |           |         |         |          |         |           |          |                |        |
| Note 1:   | Enabling E                    |                      |          |          |          | •         |         |         |          | ,       | gardless  | of the   | value of bit F | WRTE.  |
| 0.        | Ensure the                    |                      | •        |          |          |           |         |         |          |         | nroto of: | on och - | maliatad       |        |
| 2:        | All of the C                  | PICP                 | o pairs  | nave to  | be giv   | in the Sa | ame va  | ilue to |          | ie code | protectio | UT SCHE  | ine iisted.    |        |
|           |                               |                      |          |          |          |           |         |         |          |         |           |          |                |        |

## FIGURE 3-2: CONFIGURATION WORD FOR PIC16F870/871/872

| CP1               | CP0    | RESV          | -         | WRT                | CPD      | LVP       | BODEN      | CP1      | CP0     | PWRTE     | WDTE    | F0SC1   | F0SC0     | Register:      | CONFIG |
|-------------------|--------|---------------|-----------|--------------------|----------|-----------|------------|----------|---------|-----------|---------|---------|-----------|----------------|--------|
| bit13             |        |               |           |                    |          |           |            |          |         |           |         |         | bit0      | Address        | 2007h  |
| bit 13-           | 12:    |               |           |                    |          |           |            |          |         |           |         |         |           |                |        |
| bit 5-4:          | СР     | 1:CP0:        | Flash     | Prograr            | n Memo   | ory Co    | de Protec  | tion bit | (2)     |           |         |         |           |                |        |
|                   |        | 11 <b>=</b> C | ode p     | rotectio           | on off   |           |            |          |         |           |         |         |           |                |        |
|                   |        | 10 = no       | ot supp   | orted              |          |           |            |          |         |           |         |         |           |                |        |
|                   |        | 01 = no       |           |                    |          |           |            |          |         |           |         |         |           |                |        |
|                   |        |               |           | 07FFh              |          |           |            |          |         |           |         |         |           |                |        |
| bit 11:           |        |               |           | 1' for I           |          | operati   | on         |          |         |           |         |         |           |                |        |
| bit 10:<br>bit 9: |        | •             |           | : Read a<br>ram Me |          | Vrito E   | aabla      |          |         |           |         |         |           |                |        |
| DII 9.            |        |               |           |                    |          |           | be writte  | an to h  |         | ON contr  | ol      |         |           |                |        |
|                   |        |               |           |                    |          |           | not be v   |          |         |           |         |         |           |                |        |
| bit 8:            |        | •             |           | emory (            |          |           |            |          |         |           |         |         |           |                |        |
|                   |        | Code          |           |                    |          |           |            |          |         |           |         |         |           |                |        |
|                   | 0 =    | Data E        | E men     | nory co            | de prote | ected     |            |          |         |           |         |         |           |                |        |
| bit 7:            | LV     | P: Low        | voltage   | progra             | mming    | Enable    | e bit      |          |         |           |         |         |           |                |        |
|                   |        |               |           |                    |          |           | ow voltag  | e prog   | rammir  | ng enable | ed      |         |           |                |        |
|                   | 0 =    | RB3 is        | s digital | I/O, H∖            | on MC    | LR mu     | ist be use | ed for p | orogran | nming     |         |         |           |                |        |
| bit 6:            | во     | DEN: E        | Brown-o   | out Res            | et Enab  | le bit (  | I)         |          |         |           |         |         |           |                |        |
|                   |        | BOR e         |           |                    |          |           |            |          |         |           |         |         |           |                |        |
|                   | 0 =    | BOR c         | disabled  | ł                  |          |           |            |          |         |           |         |         |           |                |        |
| bit 3:            | PW     | RTE: F        | Power-u   | up Time            | r Enabl  | e bit (1) | )          |          |         |           |         |         |           |                |        |
|                   |        | PWRT          |           |                    |          |           |            |          |         |           |         |         |           |                |        |
|                   | 0 =    | PWRT          | enable    | ed                 |          |           |            |          |         |           |         |         |           |                |        |
| bit 2:            | WE     | DTE: W        | atchdog   | g Timer            | Enable   | bit       |            |          |         |           |         |         |           |                |        |
|                   | 1 =    | WDT e         | enabled   | ł                  |          |           |            |          |         |           |         |         |           |                |        |
|                   | 0 =    | WDT o         | disable   | d                  |          |           |            |          |         |           |         |         |           |                |        |
| bit 1-0           | : FO   | SC1:F         | OSCO:     | Oscillat           | or Sele  | ction b   | its        |          |         |           |         |         |           |                |        |
|                   | 11     | = RC o        | scillato  | r                  |          |           |            |          |         |           |         |         |           |                |        |
|                   |        | = HS o        |           |                    |          |           |            |          |         |           |         |         |           |                |        |
|                   |        | = XT o        |           |                    |          |           |            |          |         |           |         |         |           |                |        |
|                   | 00     | = LP o        | scillato  | r                  |          |           |            |          |         |           |         |         |           |                |        |
| Note 2            | 1: En: | abling F      | Brown-c   | out Res            | et autor | natical   | lv enable  | s Powe   | er-up T | imer (PV  | /RT) re | ardles  | ss of the | value of bit F | WRTE   |
|                   |        |               |           |                    |          |           | anytime    |          |         |           |         | 30.0.00 |           |                |        |
| 2                 |        |               |           | •                  |          |           | •          |          |         |           |         | protec  | tion sche | eme listed.    |        |
|                   |        |               |           |                    |          | -         |            |          |         |           |         |         |           |                |        |

## 4.0 CODE PROTECTION

For PIC16F8XX devices, once code protection is enabled, all program memory locations read all 0's. The ID locations and the configuration word read out in an unscrambled fashion. Further programming is disabled for the entire program memory as well as data memory. It is possible to program the ID locations and the configuration word.

## 4.1 Disabling Code-Protection

It is recommended that the following procedure be performed before any other programming is attempted. It is also possible to turn code protection off (code protect bit = 1) using this procedure; however, all data within the program memory and the data memory will be erased when this procedure is executed, and thus, the security of the data or code is not compromised. Procedure to disable code protect:

- a) Execute load configuration (with a '1' in bit 13-4, code protect).
- b) Increment to configuration word location (0x2007)
- c) Execute command (000001)
- d) Execute command (000111)
- e) Execute 'Begin Programming' (001000)
- f) Wait 12 ms
- g) Execute command (000001)
- h) Execute command (000111)

## 4.2 Embedding Configuration Word and ID Information in the Hex File

To allow portability of code, the programmer is required to read the configuration word and ID locations from the hex file when loading the hex file. If configuration word information was not present in the hex file then a simple warning message may be issued. Similarly, while saving a hex file, configuration word and ID information must be included. An option to not include this information may be provided.

Specifically for the PIC16F8XX, the EEPROM data memory should also be embedded in the hex file (see Section 5.1).

Microchip Technology Inc. feels strongly that this feature is important for the benefit of the end customer.

## 4.3 CHECKSUM COMPUTATION

### 4.3.1 CHECKSUM

Checksum is calculated by reading the contents of the PIC16F8XX memory locations and adding up the opcodes up to the maximum user addressable location, e.g., 0x1FF for the PIC16F8XX. Any carry bits exceeding 16-bits are neglected. Finally, the configuration word (appropriately masked) is added to the checksum. Checksum computation for each member of the PIC16F8XX devices is shown in Table 4-1.

The checksum is calculated by summing the following:

- The contents of all program memory locations
- · The configuration word, appropriately masked
- Masked ID locations (when applicable)

The least significant 16 bits of this sum is the check-sum.

The following table describes how to calculate the checksum for each device. Note that the checksum calculation differs depending on the code protect setting. Since the program memory locations read out differently depending on the code protect setting, the table describes how to manipulate the actual program memory values to simulate the values that would be read from a protected device. When calculating a checksum by reading a device, the entire program memory can simply be read and summed. The configuration word and ID locations can always be read.

Note that some older devices have an additional value added in the checksum. This is to maintain compatibility with older device programmer checksums.

| Device    | Code<br>Protect | Checksum*                                   | Blank"V<br>alue | 0x25E6 at 0<br>and max<br>address |
|-----------|-----------------|---------------------------------------------|-----------------|-----------------------------------|
| PIC16F870 | OFF             | SUM[0x0000:0x07FFF] + CFGW & 0x3BFF         | 0x33FF          | 0xFFCD                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x3FCE          | 0x0B9C                            |
| PIC16F871 | OFF             | SUM[0x0000:0x07FFF] + CFGW & 0x3BFF         | 0x33FF          | 0xFFCD                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x3FCE          | 0x0B9C                            |
| PIC16F872 | OFF             | SUM[0x0000:0x07FFF] + CFGW & 0x3BFF         | 0x33FF          | 0xFFCD                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x3FCE          | 0x0B9C                            |
| PIC16F873 | OFF             | SUM[0x0000:0x0FFF] + CFGW & 0x3BFF          | 0x2BFF          | 0xF7CD                            |
|           | 0x0F00 : 0xFFF  | SUM[0x0000:0x0EFF] + CFGW & 0x3BFF +SUM_ID  | 0x48EE          | 0xFAA3                            |
|           | 0x0800 : 0xFFF  | SUM[0x0000:0x07FF] + CFGW & 0x3BFF + SUM_ID | 0x3FDE          | 0xF193                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x37CE          | 0x039C                            |
| PIC16F874 | OFF             | SUM[0x0000:0x0FFF] + CFGW & 0x3BFF          | 0x2BFF          | 0xF7CD                            |
|           | 0x0F00 : 0xFFF  | SUM[0x0000:0x0EFF] + CFGW & 0x3BFF +SUM_ID  | 0x48EE          | 0xFAA3                            |
|           | 0x0800 : 0xFFF  | SUM[0x0000:0x07FF] + CFGW & 0x3BFF + SUM_ID | 0x3FDE          | 0xF193                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x37CE          | 0x039C                            |
| PIC16F876 | OFF             | SUM[0x0000:0x1FFF] + CFGW & 0x3BFF          | 0x1BFF          | 0xE7CD                            |
|           | 0x1F00 : 0x1FFF | SUM[0x0000:0x1EFF] + CFGW & 0x3BFF +SUM_ID  | 0x28EE          | 0xDAA3                            |
|           | 0x1000 : 0x1FFF | SUM[0x0000:0x0FFF] + CFGW & 0x3BFF + SUM_ID | 0x27DE          | 0xD993                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x27CE          | 0xF39C                            |
| PIC16F877 | OFF             | SUM[0x0000:0x1FFF] + CFGW & 0x3BFF          | 0x1BFF          | 0xE7CD                            |
|           | 0x1F00 : 0x1FFF | SUM[0x0000:0x1EFF] + CFGW & 0x3BFF +SUM_ID  | 0x28EE          | 0xDAA3                            |
|           | 0x1000 : 0x1FFF | SUM[0x0000:0x0FFF] + CFGW & 0x3BFF + SUM_ID | 0x27DE          | 0xD993                            |
|           | ALL             | CFGW & 0x3BFF + SUM_ID                      | 0x27CE          | 0xF39C                            |

TABLE 4-1: CHECKSUM COMPUTATION

Legend: CFGW = Configuration Word

SUM[a:b] = [Sum of locations a to b inclusive]

SUM\_ID = ID locations masked by 0xF then made into a 16-bit value with ID0 as the most significant nibble.

For example, ID0 = 0x1, ID1 = 0x2, ID3 = 0x3, ID4 = 0x4, then SUM\_ID = 0x1234

\*Checksum = [Sum of all the individual expressions] MODULO [0xFFFF]

+ = Addition

& = Bitwise AND

## 5.0 PROGRAM/VERIFY MODE ELECTRICAL CHARACTERISTICS

## 5.1 Embedding Data EEPROM Contents in Hex File

The programmer should be able to read data EEPROM information from a hex file and conversely (as an option) write data EEPROM contents to a hex file along with program memory information and fuse information.

The 256 data memory locations are logically mapped starting at address 0x2100. The format for data memory storage is one data byte per address location, LSB aligned.

## TABLE 5-1: AC/DC CHARACTERISTICS TIMING REQUIREMENTS FOR PROGRAM/VERIFY MODE

| Characteristics                                                                                          | Sym   | Min       | Тур | Max  | Units | Conditions/Comments   |
|----------------------------------------------------------------------------------------------------------|-------|-----------|-----|------|-------|-----------------------|
| General                                                                                                  |       | 1         |     |      |       |                       |
| VDD level for word operations, program memory                                                            | VDD   | 2.0       |     | 5.5  | V     |                       |
| VDD level for word operations, data mem-<br>ory                                                          | Vdd   | 2.0       |     | 5.5  | V     |                       |
| VDD level for bulk erase/write operations, program and data memory                                       | VDD   | 4.5       |     | 5.5  | V     |                       |
| High voltage on MCLR for high-voltage programming entry                                                  | VIHH  | VDD + 3.5 |     | 13.5 | V     |                       |
| Voltag on MCLR for<br>low-voltage programming entry                                                      | Vін   | 4.5       |     | 5.5  | V     |                       |
| MCLR rise time (VSS to VHH) for test mode entry                                                          | tVHHR |           |     | 1.0  | μs    |                       |
| (RB6, RB7) input high level                                                                              | VIH1  | 0.8VDD    |     |      | V     | Schmitt Trigger input |
| (RB6, RB7) input low level                                                                               | VIL1  | 0.2VDD    |     |      | V     | Schmitt Trigger input |
| RB<7:4> setup time before MCLR↑<br>(test mode selection pattern setup time)                              | tset0 | 100       |     |      | ns    |                       |
| RB<7:4> hold time after $\overline{\text{MCLR}}^{\uparrow}$ (test mode selection pattern setup time)     | thld0 | 5         |     |      | μs    |                       |
| Serial Program/Verify                                                                                    |       |           |     |      |       |                       |
| Data in setup time before clock $\downarrow$                                                             | tset1 | 100       |     |      | ns    |                       |
| Data in hold time after clock $\downarrow$                                                               | thld1 | 100       |     |      | ns    |                       |
| Data input not driven to next clock input<br>(delay required between command/data or<br>command/command) | tdly1 | 1.0       |     |      | μs    |                       |
| Delay between clock↓ to clock↑ of next<br>command or data                                                | tdly2 | 1.0       |     |      | μs    |                       |
| Clock <sup>↑</sup> to data out valid (during read data)                                                  | tdly3 | 80        |     |      | ns    |                       |
| Erase cycle time                                                                                         | tera  |           | 2   | 5    | ms    |                       |
| Programming cycle time                                                                                   | tprog |           | 2   | 5    | ms    |                       |













© 2000 Microchip Technology Inc.









## FIGURE 5-6: INCREMENT ADDRESS COMMAND LOW-VOLTAGE MODE (PROGRAM/VERIFY)



NOTES:

-



## WORLDWIDE SALES AND SERVICE

#### AMERICAS

Corporate Office Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-786-7200 Fax: 480-786-7277 Technical Support: 480-786-7627 Web Address: http://www.microchip.com

#### Atlanta

Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307

#### Boston

Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508-480-9990 Fax: 508-480-8575

#### Chicago

Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075

#### Dallas

Microchip Technology Inc. 4570 Westgrove Drive, Suite 160 Addison, TX 75248 Tel: 972-818-7423 Fax: 972-818-2924

#### Dayton

Microchip Technology Inc. Two Prestige Place, Suite 150 Miamisburg, OH 45342 Tel: 937-291-1654 Fax: 937-291-9175

#### Detroit

Microchip Technology Inc. Tri-Atria Office Building 32255 Northwestern Highway, Suite 190 Farmington Hills, MI 48334 Tel: 248-538-2250 Fax: 248-538-2260

#### Los Angeles

Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 949-263-1888 Fax: 949-263-1338

#### New York

Microchip Technology Inc. 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 631-273-5305 Fax: 631-273-5335

#### San Jose

Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955

## AMERICAS (continued)

Toronto

Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905-405-6279 Fax: 905-405-6253

## ASIA/PACIFIC

#### Beijing

Microchip Technology, Beijing Unit 915, 6 Chaoyangmen Bei Dajie Dong Erhuan Road, Dongcheng District New China Hong Kong Manhattan Building Beijing 100027 PRC Tel: 86-10-85282100 Fax: 86-10-85282104

#### Hong Kong

Microchip Asia Pacific Unit 2101, Tower 2 Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2-401-1200 Fax: 852-2-401-3431

#### India

Microchip Technology Inc. India Liaison Office No. 6, Legacy, Convent Road Bangalore 560 025, India Tel: 91-80-229-0061 Fax: 91-80-229-0062 Japan Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa 222-0033 Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934 Shanghai Microchip Technology Unit B701, Far East International Plaza,

#### Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road

**ASIA/PACIFIC** (continued)

#07-02 Prime Centre Singapore 188980 Tel: 65-334-8870 Fax: 65-334-8850

## Taiwan, R.O.C

Microchip Technology Taiwan 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886-2-2717-7175 Fax: 886-2-2545-0139

## EUROPE

#### Denmark

Microchip Technology Denmark ApS Regus Business Centre Lautrup hoj 1-3 Ballerup DK-2750 Denmark Tel: 45 4420 9895 Fax: 45 4420 9910

#### France

Arizona Microchip Technology SARL Parc d'Activite du Moulin de Massy 43 Rue du Saule Trapu Batiment A - ler Etage 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 München, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 Italv Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Milan, Italy Tel: 39-039-65791-1 Fax: 39-039-6899883 United Kingdom Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44 118 921 5858 Fax: 44-118 921-5835

01/21/00



Tel: 86-21-6275-5700 Fax: 86-21-6275-5060

No. 317, Xianxia Road

Shanghai, 200051 P.R.C

Microchip received QS-9000 quality system certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona in July 1999. The Company's quality system processes and procedures are QS-9000 compliant for its PICmicro® 8-bit MCUs, KEELOQ® code hopping devices, Serial EEPROMs and microperipheral products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001 certified.

All rights reserved. © 2000 Microchip Technology Incorporated. Printed in the USA. 2/00 📌 Printed on recycled paper.

Information contained in this publication regarding device applications and the like is intended through suggestion only and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. No representation or warranty is given and no liability is assumed by Microchip Technology Incorporated with respect to the accuracy or use of such information, or infringement of patents or other intellectual property rights arising from such use or otherwise. Use of Microchip's products as critical components in life support systems is not authorized except with express written approval by Microchip. No licenses are conveyed, implicitly or otherwise, except as maybe explicitly expressed herein, under any intellectual property rights. The Microchip logo and name are registered trademarks of Microchip Technology Inc. in the U.S.A. and other countries. All rights reserved. All other trademarks mentioned herein are the property of their respective companies.